



15W High Efficiency Full-Bridge

Power Stage for Wireless Charger Transmitter

Preliminary Specifications Subject to Change without Notice

### DESCRIPTION

The CP900C is a high efficiency full-bridge power stage (integrated MOS plus driver) designed for wireless charger transmitter. With a transmitter controller, it can provide flexible wireless charger solutions compliant with WPC v1.2.3 Baseline Power Profile and Extended Power Profile.

The integrated low R<sub>DSON</sub> power MOSFETs maximizes the system efficiency with better heat performance.

The CP900C also provides input current sense function. The chip measures the input current with the current sampling resistor and reports it on the ISENSE pin, so that the total current can be read by the controller to realize the FOD (Foreign Object Detection) and in-band communication.

The CP900C guarantees robustness with input over-current protection, thermal shutdown and under voltage lockout.

### FEATURES

- 4.0V to 20V wide input voltage range.
- Output power: 15W
- Integrate low R<sub>DSON</sub> switch power MOS.
- Independent two PWM control for flexible transmitter design.
- Integrate input current sense and programmable current sense ratio.
- Support all wireless charger switch frequency.
- High efficiency over full load range.
- Over-current protection
- Thermal shutdown.
- Package: QFN3x4-15

### APPLICATIONS

- Wireless Charger Transmitter
- Motor Drivers

## **TYPICAL APPLICATION**





## **ORDER INFORMATION**



## **PIN CONFIGURATION**





 $\theta_{JA}$ 

 $\theta_{JC}$ 

# ABSOLUTE MAXIMUM RATING<sup>1)</sup>

| VIN, SW, EN                         | 0.3V to 29V |
|-------------------------------------|-------------|
| PWM1, PWM2                          | 0.3 to 9V   |
| BST1-SW2, BST2-SW2                  | 0.3V to 4V  |
| All Other Pins                      | 0.3V to 4V  |
| JunctionTemperature <sup>2)3)</sup> | 150°C       |
| Lead Temperature                    | 260°C       |
| Storage Temperature                 |             |

# **RECOMMENDED OPERATING CONDITIONS**

| VIN                                              |                |
|--------------------------------------------------|----------------|
| PWM1, PWM2, EN                                   |                |
| Operation Junction Temperature (T <sub>J</sub> ) | 40°C to +125°C |

# THERMAL PERFORMANCE<sup>4)</sup>

#### Note:

- 1) Exceeding these ratings may damage the device.
- 2) The CP900C guarantees robust performance from -40°C to 150°C junction temperature. The junction temperature range specification is assured by design, characterization and correlation with statistical process controls.
- 3) The CP900C includes thermal protection that is intended to protect the device in overload conditions. Thermal protection is active when junction temperature exceeds the maximum operating junction temperature. Continuous operation over the specified absolute maximum operating junction temperature may damage the device.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

| VIN=5V, TA=25 $^\circ\!\!\!\!\!\mathcal{C}$ , unless otherw | vise stated          |                                        |      |      |      |       |
|-------------------------------------------------------------|----------------------|----------------------------------------|------|------|------|-------|
| ltem                                                        | Symbol               | Condition                              | Min. | Тур. | Max. | Units |
| Power Supply                                                |                      |                                        |      |      |      |       |
| VIN Voltage Range                                           | Vin                  |                                        | 4    |      | 20   | V     |
| VIN UVLO threshold                                          | Vin_uvlo             | VIN rising                             | 3.55 | 3.7  | 3.85 | V     |
|                                                             |                      | VIN falling                            | 3.25 | 3.4  | 3.55 | V     |
| VCC output voltage                                          | Vcc                  | EN=3.3V 0mA load                       | 3.1  | 3.3  | 3.4  | V     |
|                                                             |                      | EN=3.3V 50mA load                      | 3.0  | 3.2  | 3.35 | V     |
| VCC output current limit                                    | lvcc                 | VIN=8V, VCC>2.7V                       |      | 50   |      | mA    |
| Supply current in shut-down mode                            | lq                   | V <sub>IN</sub> =5V, EN=0V             |      | 37   | 50   | μA    |
| Interface                                                   |                      |                                        |      |      |      |       |
| PWM1, PWM2 logic high threshold                             | Vpwmh                | Input rising                           |      |      | 2.0  | V     |
| PWM1, PWM2 logic low threshold                              | V <sub>PWML</sub>    | Input falling                          | 0.8  |      |      | V     |
| EN logic high threshold                                     | V <sub>ENH</sub>     | V <sub>EN</sub> rising                 |      |      | 2.0  | V     |
| EN logic low threshold                                      | Venl                 | V <sub>EN</sub> falling                | 0.8  |      |      | V     |
| Current Sense                                               |                      |                                        |      |      |      |       |
| ISENSE current sense ratio                                  | CS_gain              | $R_{CS}=10m\Omega$ , $R_{ISET}=2k$ ,   |      | 24   |      | uA/A  |
|                                                             |                      | $R_{ISENSE}=10k\Omega$ , $I_{IN}=1A$ , |      | 24   |      |       |
| ISENSE current sense offset                                 | CS_offset            | $R_{CS}=10m\Omega$ , $R_{ISET}=2k$ ,   | -2   | 2    | 2    | uA    |
|                                                             |                      | $R_{ISENSE}=10k\Omega$ , $I_{IN}=1A$ , |      |      |      |       |
| Power MOS                                                   | -                    |                                        | -    | I    | T    |       |
| Top switch on-resistance <sup>5)</sup>                      | $R_{dsbkTG}$         |                                        |      | 20   |      | mΩ    |
| Bottom switch on-resistance <sup>5)</sup>                   | $R_{dsbkBG}$         |                                        |      | 20   |      | mΩ    |
| Switch minimum off time <sup>5)</sup>                       | T <sub>off_min</sub> |                                        |      | 100  |      | ns    |
| Switch minimum on time <sup>5)</sup>                        | Ton_min              |                                        |      | 100  |      | ns    |
| Protection                                                  |                      |                                        |      |      |      |       |
| Input over-current threshold <sup>5)</sup>                  | IOCP                 |                                        |      | 9    |      | А     |
| Thermal shutdown threshold <sup>5)</sup>                    | Тѕнит                |                                        |      | 150  |      | °C    |
| Thermal recovery threshold <sup>5)</sup>                    | T <sub>REC</sub>     |                                        |      | 130  |      | °C    |

Notes:

5) Guaranteed by design.



# PIN DESCRIPTION

| Pin No. | Name   | Description                                                                               |  |  |
|---------|--------|-------------------------------------------------------------------------------------------|--|--|
| 1       | CSP    | Positive terminal of input current sense.                                                 |  |  |
| 2, 4    | VIN    | Power supply input.                                                                       |  |  |
| 3       | PGND   | Power Ground.                                                                             |  |  |
|         |        | PWM input for the control of the arm at SW1 side. When PWM1 is high, the                  |  |  |
| 5       | PWM1   | top switch Q1 is turned on and the bottom switch Q2 is turned off. When                   |  |  |
| 5       |        | PWM1 is low, the top switch Q1 is turned off and the bottom switch Q2 is                  |  |  |
|         |        | turned on.                                                                                |  |  |
|         |        | PWM input for the control of the arm at SW2 side. When PWM2 is high, the                  |  |  |
| 6 PW    | PWM2   | top switch Q4 is turned on and the bottom switch Q3 is turned off. When                   |  |  |
| 0       |        | PWM2 is low, the top switch Q4 is turned off and the bottom switch Q3 is                  |  |  |
|         |        | turned on.                                                                                |  |  |
| 7       | 7 EN   | Chip enable pin. Active High to enable the chip. When EN is low, the chip is              |  |  |
| 1       |        | disabled, and both SW1 and SW2 are High-Z.                                                |  |  |
| 8       | BST1   | Bootstrapped supplies to the high side floating driver of Q1. An $0.1\mu\text{F}$ ceramic |  |  |
| 0       | 6511   | capacitor is suggested to be connected between this pin and SW1 pin.                      |  |  |
| 9       | SW1    | Power switching node 1.                                                                   |  |  |
| 10      | SW2    | Power switching node 2.                                                                   |  |  |
| 11      | BST2   | Bootstrapped supplies to the high side floating driver of Q4. An $0.1\mu F$ ceramic       |  |  |
| 11      | 6312   | capacitor is suggested to be connected between this pin and SW2 pin.                      |  |  |
| 12      | ISENSE | Input current sense output pin. Connect a resistor from this pin to GND.                  |  |  |
| 10      | VCC    | 3.3V LDO for power driver and internal circuit. Must be bypassed to GND with              |  |  |
| 13      |        | a minimum of 4.7µF ceramic capacitor for stable operation.                                |  |  |
| 14      | GND    | Signal GND.                                                                               |  |  |
| 15      | CSN    | Negative terminal of input current sense.                                                 |  |  |



# **BLOCK DIAGRAM**





## FUNCTIONAL DESCRIPTION

CP900C is a high-efficiency full-bridge power stage (integrated MOS plus driver) for wireless charger transmitter. With a transmitter controller, it can provide flexible wireless transmitter solutions, compliant with WPC v1.2.3 Baseline Power Profile and Extended Power Profile.

### Integrated Full-Bridge Stage

The CP900C integrates a full-bridge power stage with low  $R_{DSON}$  N-channel MOSFETs and can work with wide input voltage ranging from 4.0V to 20V. All circuits needed to drive the full-bridge stage are integrated, such as gate drivers and bootstrap circuits. With the PWM control signals from the controller, it can be widely used in wireless transmitter applications.

#### **PWM Control**

The CP900C has two PWM input pins, PWM1 and PWM2. Each input signal can control one arm of the integrated full-bridge independently. The PWM1 input controls the arm of Q1 and Q2, and the PWM2 input controls the arm of Q3 and Q4.

When the input PWM signal is high, the top switch of the corresponding arm is turned on, and the bottom switch of this arm is turned off. When the input PWM signal is low, the bottom switch of the corresponding arm is turned on, and the top switch is turned off. For example, when PWM1 is high, the Q1 is turned on and Q2 is turned off. When PWM1 is low the Q1 is turned off and Q2 is turned on.

For a typical WPC transmitter, the PWM1 and PWM2 are complementary and the duty cycle is fixed in 50% with the frequency range from 100kHz to 205kHz. When the frequency reaches 205kHz, the output power can be limited furtherly by reducing the duty cycle of PWM1 and PWM2.

### **Current Sense**

The CP900C provides input current sense function. The total input current is measured by the current sensing resistor and reported on ISENSE pin.

As seen in the figure 1, the current ISENSE pin outputs can be calculated by the formula below.

 $I_{ISENSE}(\mu A) = R_{CS}(m\Omega) / R_{ISET}(k\Omega) \times 5 \times I_{IN}(A)$ 



Figure 1. Current sensing configuration

Where  $R_{CS}$  and  $R_{ISET}$  are the resistors in figure 1,  $I_{IN}$  is the input current.

If the resistance from ISENSE pin to GND is R<sub>ISENSE</sub>, the voltage on ISENSE pin can be achieved by the expression below.

 $V_{ISENSE}(mV) = I_{ISENSE}(\mu A) \times R_{ISENSE}(k\Omega)$ 

### Protection

The CP900C guarantees robustness with input over-current protection, thermal shutdown and under voltage lockout.

#### **Input Over-Current Protection**

The CP900C measures the inductor peak current by top switches. And the over-current protection threshold is constant 9A.

When the inductor peak current exceeds the input over current threshold, the device turns off the top switches and turns on the bottom switches regardless of the status of PWM1 and PWM2 to protect the chip from damage. When the over current event happens 4 times, IC will



enter hiccup mode.

#### **Under-Voltage Lockout**

When the input voltage falls below the  $V_{IN\_UVLO}$  falling threshold, the device stops switching. When the input voltage rises above the  $V_{IN\_UVLO}$  rising threshold, the device resumes working, if EN is still high.

### **Thermal Shutdown**

When the junction temperature of the JW7951C rises above 150  $^{\circ}$ C, the device enters shut down mode. When the temperature of JW7951C drops below 130  $^{\circ}$ C, the JW7951C can be resumed.

### **Current Sensing Offset Correction**

For minimizing current sensing error, zero calibration can be made by external MCU as

reference in figure 2. VIN- is the voltage of input power source negative pole. VCC is the voltage on VCC pin of the JW7951C.



Figure 2. Current sensing offset correction

MCU's ADC reads  $V_{ISENSE0}$  when JW7951C works without loading. The value of  $R_{UP}$  and  $R_{ISET}$  are advised to satisfy the below expression.

$$\frac{R_{ISET}}{R_{UP} + R_{ISET}} \times VCC \ge 5mV$$



# PACKAGE OUTLINE





# **IMPORTANT NOTICE**

- Joulwatt Technology Inc. reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein.
- Any unauthorized redistribution or copy of this document for any purpose is strictly forbidden.
- Joulwatt Technology Inc. does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.